Skip to content
View gk2work's full-sized avatar
:atom:
:atom:

Block or report gk2work

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don’t include any personal information such as legal names or email addresses. Markdown is supported. This note will only be visible to you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
gk2work/README.md

πŸ‘‹ Hi, I'm Gautam Kumar

πŸš€ Verification Engineer | Formal Verification | AI + Hardware Enthusiast

πŸ“ Bangalore, India πŸ“§ gkt2work@gmail.com


πŸ§‘β€πŸ’» About Me

I am a Verification Engineer with strong expertise in SystemVerilog, UVM, and Formal Verification (SVA). I enjoy working at the intersection of hardware verification and AI, building intelligent tools that improve productivity and verification quality.

  • πŸ” Passionate about formal verification & assertion-based design
  • πŸ€– Exploring Agentic AI + RAG for hardware automation
  • πŸ› οΈ Building tools that simplify RTL verification workflows
  • πŸ“š Currently pursuing Executive M.Tech in VLSI Design

βš™οΈ Skills & Technologies

🧩 Verification & Methodologies

  • SystemVerilog
  • UVM (Universal Verification Methodology)
  • Formal Verification (SVA, Property Checking)

πŸ’» Programming

  • SystemVerilog, Verilog, VHDL
  • Python, TCL

πŸ§ͺ EDA Tools

  • Xcelium
  • Jasper
  • vManager

πŸ€– AI / ML

  • Generative AI (GenAI)
  • LLMs & Agentic AI
  • Retrieval-Augmented Generation (RAG)
  • Model Context Protocol (MCP)

πŸ› οΈ Tools & Platforms

  • Linux, Git, GitHub, GitLab
  • Jira, Bitbucket, Confluence
  • VS Code, Eclipse

πŸš€ Experience

πŸ”Ή Verification Engineer

  • Working on IP-level verification (FIFO, FSM, protocols like AHB)
  • Developed UVM-based testbenches and SVA-based formal properties
  • Performed debugging, regression, and coverage closure
  • Built automation scripts for regression workflows

πŸ”Ή Intern – GenAI Applications

  • Developed Agentic AI chatbot systems
  • Implemented RAG-based pipelines for improved LLM outputs
  • Integrated applications using Model Context Protocol (MCP)

🧠 Projects

πŸ”Έ Open-Source Formal Verification Tool

  • Built a GUI-based platform for SymbiYosys
  • Simplifies formal verification workflows for engineers

πŸ”Έ Agentic-AI Chatbot for Verification

  • AI-powered system to generate RTL & testbenches
  • Uses RAG + LLM agents for intelligent code generation

πŸ”Έ ALU & FSM Verification

  • Designed SV-UVM testbench from scratch
  • Created SVA-based formal verification suite
  • Achieved functional & coverage closure

πŸŽ“ Education

  • πŸŽ“ Executive M.Tech in VLSI Design (Ongoing)
  • πŸŽ“ B.Tech in Electronics & Communication Engineering

πŸ“ˆ What I'm Currently Working On

  • πŸ§ͺ Advanced formal verification workflows
  • πŸ€– AI-powered tools for hardware design & verification
  • πŸ”“ Open-source contributions in EDA & verification tools

🀝 Let's Connect

I'm always open to collaboration, discussions, and opportunities in:

  • Formal Verification
  • VLSI Design
  • AI in Hardware

⭐ If you find my work interesting, feel free to connect or collaborate!

Pinned Loading

  1. ai-voice-agent ai-voice-agent Public

    A multilingual AI voice agent that automates education loan qualification for study-abroad students. Features intelligent call handling, real-time sentiment analysis, lead qualification, and seamle…

    Python 2

  2. formal-verify-backend formal-verify-backend Public

    Python

  3. formal-verify-frontend formal-verify-frontend Public

    JavaScript

  4. nyayamitra nyayamitra Public

    Python